# University of Pittsburgh School of Computing and Information CS2410 Computer Architecture

# Out-Of-Order Execution CPU Simulator Using Tomasulo Algorithm and Speculation

Date: April 25, 2023

Jacob Hoffman

Advisors:

Xulong Tang PhD

#### 1. Introduction

### 1.1. Purpose

Using out-of-order execution allows a processor to execute on a set of instructions based on the availability of data or operands, which dramatically increases performance over in-order execution. This is due to the avoidance of stalls/idling in the processor pipeline that arise due to the handling of true data dependencies, and out-of-order execution may execute the instructions in a different order to avoid these stalls. Computer architecture simulators are able to lower costs for research and development of new hardware designs by allowing the architect to evaluate their proposed architecture without building the physical hardware system.

#### 1.2. Scope of Project

The project required the implementation of a dynamically scheduled processor simulator based on a simplified version of the PowerPC 604 RISC Microprocessor [1]. Only a specified subset of the RISC V instruction set was required (fld, fsd, add, addi, slt, fadd, fsub, fmul, fdiv, bne), and certain parameters for controlling system latency/bandwidth had to be implemented with input parameterization capabilities for the user (NF, NI, NW, NB, NR). Then, certain changes in latency and issue capabilities on the simulated system were evaluated by adjusting these parameters.

# 2. Project Description

#### 2.1. Structs, Enums, and Classes

To allow the simulator design to be as modular as possible, various data structures were designed and employed throughout the project. To globally scope these structures, the common header and .cpp files were created, and the common header was included within all the primary classes in the project. The contents of the common header file are displayed in *Figure 1* and outlines the global declarations for the project. There are many self-explanatory, enumerated types, three important structs, and many global helper functions. The Instruction struct object is used throughout the project to define the contents of a particular instruction. The ROBStatus struct represents an entry in the reorder buffer, and the RSStatus struct defines a reservation station entry contained within a reservation station unit. The ROBStatus and RSStatus structs were based on the course material covered during class [2].

```
// global macros
#define REGISTER_COUNT 32
#define ZERO_REGISTER_NAME "$0"
enum BranchPredictionType {
    WEAK_TAKEN, STRONG_TAKEN, WEAK_NOT_TAKEN, STRONG_NOT_TAKEN
enum StageType {
   FETCH, DECODE, ISSUE, EXECUTE, MEMORY, WRITE_BACK
    ISSUED, EXECUTING, WRITING_RESULT, COMMIT
enum ModuleType {
    BRANCH_PREDICTOR, ALU
// structs
    int address;
    InstructionType opcode;
    Instruction instruction; // opcode = type, rd = dest
    double value = NAN;
    string entryName;
    bool busy = false;
void printInstruction(Instruction inpInstr);
void printInstructions(deque<Instruction> inpInstrs);
bool containsOffset(const string inpString);
int getOffset(const string inpString);
string trimOffset(const string inpString);
void printROBStatus(ROBStatus inpEntry);
void printRSStatus(RSStatus inpRs);
string getRSNameFromInstructionType(InstructionType inpInstrType);
```

Figure 1: the common.h file, which defines the project's global values, enums, structs, and helper functions.

The project defines multiple classes, which all (barring the simulator class) extend from two possible base classes named stage and module. These base classes are respectively defined in the stage and module header files and are displayed in *Figure 2*. Then, a new class was created for each distinct stage required for the simulator—fetch, decode, issue, and execute. The stage classes' corresponding class definitions are displayed in *Figure 3 - Figure 6*. The class definitions are useful for listing the simulator data structures that are "wired" into each stage. There are two classes defined that extend the module class—branchPredictor and alu. The branchPredictor class is referenced within the decode and execute stage, and the alu is initialized within the execute stage (highlighted in *Figure 4* and *Figure 6*). In *Figure 7*, the dynamic branch prediction "2-bit" state machine is described. The alu module can handle all of the required operations based on instruction type, and the alu logic is displayed in *Figure 8*. Finally, a simulator class is defined to contain, interact, and output data for the entire system. The simulator's class definition is displayed in *Figure 9*.

Figure 2: the stage and module header files, which defines the base classes that all modules/stages extend on.

```
// fetch.h class definition
class Fetch: public Stage {
    private:
        deque<Instruction> & instructions;
        deque<Instruction> & fInstructionQueue;
        int & programCounter;
        unordered_mapxint, pair<int, int>> & btb;
        const int nf;
        const bool debugMode;
    public:
        bool dispatch();
    Fetch(
        deque<Instruction> & instructions,
        deque<Instruction> & fInstructionQueue,
        int & programCounter,
        unordered_map<int, pair<int, int>> & btb,
        const bool debugMode
    );
        -Fetch();
};
```

Figure 3: The fetch stage class definition.

Figure 4: The decode stage class definition. The branch predictor provides the decode stage with a dynamic prediction. Additionally, the decode stage internally performs register renaming.

```
// issue.h macros
#define RS_COUNT_INT 4
#define RS_COUNT_LOAD 2
#define RS_COUNT_STORE 2
// issue.h class definition
class Issue: public Stage {
        deque<Instruction> & dInstructionQueue;
        vector<RSStatus> & rsUnitInt;
        vector<RSStatus> & rsUnitStore;
        vector<RSStatus> & rsUnitFpDiv;
        vector<RSStatus> & rsUnitBu;
           que<ROBStatus> & rob;
        const bool debugMode;
        RSStatus getReservationStationForInstruction(
        ROBStatus & getROBStatusEntryForInstruction(
        vector<RSStatus> & getReservationStationUnitFromInstructionType(InstructionType inpInstrType);
       string generateROBStatusEntryName(Instruction inpInstr);
void updateReservationStation(Instruction inpInstr, RSStatus inpRs);
        deque<Instruction> & dInstructionQueue,
         vector<RSStatus> & rsUnitStore,
        vector<RSStatus> & rsUnitFpMult,
        vector<RSStatus> & rsUnitBu,
deque<ROBStatus> & rob,
       const bool debugMode
```

Figure 5: The issue stage class definition. Instructions are taken from the decode instruction queue every cycle, and if possible, they are inserted into their corresponding reservation stations.

```
// execute.h macros
 #define FPDIV LATENCY 8
#define BO_CATERCY I

#define FPADD_IS_PIPELINED true

#define FPMULT_IS_PIPELINED true

#define FPDIV_IS_PIPELINED false
// execute.h class definition
                    // reservation stations
                     vector<RSStatus> & rsUnitInt;
vector<RSStatus> & rsUnitLoad;
                             ctor<RSStatus> & rsUnitFpMult;
                     unordered_map<string, double> & cdb;
unordered_map<string, double> & physicalRegs;
unordered_map<int, double> & memories;
                     deque<string> & freeList;
                     int & programCounter;
                     unordered_map<int, pair<int, int>> & btb;
unordered_map<string, string> & mappingTable;
                    deque<deque<string>> & freeListHistory;
deque<unordered_map<string, string>> & mappingTableHistory;
                     deque<Instruction> & dInstructionQueue;
                    const bool debugMode;
                     int getLatencyFromRSName(string inpName){
                                else if (inpName == "STORE") return STORE LATENCY;
                                else if (inpName == "INT") return INT_LATENCY;
                                else if (inpName == "FPADD") return FPADD_LATENCY;
else if (inpName == "FPMULT") return FPMULT_LATENCY;
                                else if (inpName == "FPDIV") return FPDIV LATENCY;
                                else if (inpName == "BU") return BU_LATENCY;
                                else throw invalid_argument(
                                               e getLatencyFromRSName: the provided InstructionType was not recognized. Check to ensure that input'
parameters are not null or invalid"
                    RSStatus getReservationStationFromInstruction(Instruction inpInstruction); int getReservationStationIndex(vector<RSStatus> inpRsUnit, RSStatus inpReservationStationIndex(vector<RSStatus> inpRsUnit, RSStatus inpRsUnit, 
                            ctor<RSStatus> & getReservationStationUnitFromInstructionType(InstructionType inpInstrType);
                    void updateReservationStation(ROBStatus inpEntry, RSStatus inpRs);
void updateAllReservationStationsUsingEntry(ROBStatus inpEntry, vector<RSStatus> & inpRsUnit);
                    bool dispatch():
```

Figure 6: The execute stage class definition. The branch predictor module has its current state updated from the execute stage based on whether the predictor is correct. The alu module is instantiated within the execute stage to handle any of the determined instruction operations.

```
// branchPredictor.h class definition
class BranchPredictor: public Module {
      BranchPredictionType currentState = BranchPredictionType::WEAK TAKEN;
      const bool debugMode;
  BranchPredictor(
      const bool debugMode
  ~BranchPredictor() {};
// branchPredictor.cpp branch predictor state machine implementation
int BranchPredictor::getBranchPrediction() {
      case BranchPredictionType::STRONG_NOT_TAKEN: return 0;
      case BranchPredictionType::WEAK_NOT_TAKEN: return 0;
      case BranchPredictionType::STRONG_TAKEN: return 1;
      case BranchPredictionType::WEAK_TAKEN: return 1;
      // prediction was correct
          case BranchPredictionType::STRONG_NOT_TAKEN:
          case BranchPredictionType::WEAK_NOT_TAKEN:
              this->currentState = BranchPredictionType::STRONG_NOT_TAKEN;
          case BranchPredictionType::STRONG_TAKEN:
          case BranchPredictionType::WEAK_TAKEN:
              this->currentState = BranchPredictionType::STRONG_TAKEN;
       // prediction was wrong
          case BranchPredictionType::STRONG_NOT_TAKEN:
              this->currentState = BranchPredictionType::WEAK_NOT_TAKEN;
          case BranchPredictionType::WEAK_NOT_TAKEN:
              this->currentState = BranchPredictionType::WEAK_TAKEN;
          case BranchPredictionType::STRONG_TAKEN:
              this->currentState = BranchPredictionType::WEAK_TAKEN;
          case BranchPredictionType::WEAK_TAKEN:
              this->currentState = BranchPredictionType::WEAK_NOT_TAKEN;
  if (debugMode) cout << "\n UPDATED BRANCH PREDICTOR STATE= " << this->currentState << "\n";</pre>
```

Figure 7: the branch prediction module class definition and the dynamic branch predictor's state machine implementation.

```
// alu.h class definition
class Alu: public Module {
       unordered map<int, double> & memories;
      const bool debugMode;
       const bool debugMode
// alu.cpp alu performOperation logic implementation
        ered_map<string, double> & cdb, unordered_map<string, double> & physicalRegs,
   unordered map<int, double> & memories, const bool debugMode
) : cdb(cdb), physicalRegs(physicalRegs), memories(memories), debugMode(debugMode)
  this->moduleType = ModuleType::ALU;
       inpEntry.instruction.opcode != InstructionType::ADDI && inpEntry.instruction.opcode != InstructionType::FLD
       if (inpEntry.instruction.rt == ZERO_REGISTER_NAME) newVk = 0;
      case InstructionType::ADD: return (int)(newVj + newVk);
       case InstructionType::BNE: return newVj != newVk; // double val returned as 0(false) or 1(true)
      default: throw invalid_argument(
           "e_alu: the provided InstructionType was not recognized. Check to ensure that input parameters are not null
// excluded debugmode logic and adjusted code block format
```

Figure 8: the ALU module class definition.

```
// import modules and stages
// simulator.h class definition
          string inpFileName = "";
         bool debugMode = false;
          unordered_map<int, double> memories; // system memory cache
unordered_map<string, int> branchLabelsTable;
          int address = 0;
          int programCounter = 0;
          int dStallCount = 0;
          deque<Instruction> instructions; // system instruction cache
deque<Instruction> fInstructionQueue; // fetch instruction queue (before decode stage)
         unordered_map<int, pair<int, int>> btb;
BranchPredictor * dbp;
         // register renaming
unordered_map<string, string> mappingTable;
deque<string> freeList;
unordered_map<string, double> physicalRegs;
deque<unordered_map<string, string>> mappingTableHistory;
deque<deque<string>> freeListHistory;
          // reservation stations
          vector<RSStatus> rsUnitFpMult;
          Decode * d;
           ssue * i;
          void tokenizeMemory(char * inpStr);
          void execute();
// constructor/destructor and debug logic/output functions excluded and adjusted code block format
```

Figure 9: the simulator class definition. The pipeline stages and branch predictor class objects are data members of the simulator class.

# 2.2. Product Design

The simulator's pipeline is arranged as a sub-system contained within the simulator class, which is also where all shared data structures are instantiated. Each stage class references various data structures, which are all associated with the same data structures contained within the simulator class. Additionally, the branch predictor module is contained within the simulator class. The instantiation of the simulator's stages and module are highlighted in *Figure 9*. Besides containing the system during runtime, the simulator class allows initializing and interacting with the pipeline. A simulator object becomes instantiated within the program's main function at runtime and is provided the command-line input parameters, which includes the input instruction/memory .dat file. After tokenizing this file, the simulator can initialize the system instruction and memory caches. Then, the simulator class allows for independently cycling the pipeline (once or many times), or indefinitely executing the pipeline until the fetch queue, decode queue, and reorder buffer are all empty. By designing the simulator class to contain the pipeline as a sub-system, the simulator object effectively orchestrates the communication between the stages, modules, and data structures. The system diagram displayed in *Figure 10* illustrates the wiring between the system components comprising the simulator/pipeline classes.



Figure 10: The simulator system diagram, which illustrates the various data structures and their interconnections to form the pipeline sub-system within the simulator..

#### 2.3. How to Run

The project includes a Makefile to handle compilation of the various .cpp files. Furthermore, the Makefile can run the program in two different modes—run or debug. The Makefile is displayed in *Figure 11*. The program is compiled using g++ by default, but the compiler can be configured in the Makefile. Additionally, the user may configure their desired values for the project's required input parameters (INP\_FILE\_NAME, NF, NI, NW, NB, NR) within the Makefile.

The following list of instructions guides the user through **compiling and running the program** in "run" mode:

- 1. Download the project and unzip the files, if necessary.
- 2. Traverse into the project directory from the terminal/command window.
- 3. Run the following commands:

make all make run

The following list of instructions guides the user through **compiling and running the program** in "debug" mode, which will provide additional console outputs about the simulation:

- 1. Download the project and unzip the files, if necessary.
- 2. Traverse into the project directory from the terminal/command window.
- 3. Run the following commands:

make all
make debug

The following list of instructions guides the user through **re-compiling the program**:

- 1. Download the project and unzip the files, if necessary.
- 2. Traverse into the project directory from the terminal/command window.
- 3. Run the following commands:

make clean
make all
make run // or make debug

If the user would like to **fine-tune the debug console output for the program**, they may adjust the commented/uncommented print functions within the simulator.cpp execute()/ cyclePipeline() functions and then re-compiling the program:

```
// adjust simulator.cpp cyclePipeline function for post-cycle console output
void Simulator::cyclePipeline() {
  // TODO: set up Stage::debug() and use here for each stage
   // run stages backwards
   if (!e->dispatch()) eStallCount++;
  if (!i->dispatch()) iStallCount++;
   if (!d->dispatch()) dStallCount++;
   if (!f->dispatch()) fStallCount++;
   tickCycleCount();
   if (debugMode) {
       // debug per cycle
       printSimulatorDecodeInstructionQueue();
       // printSimulatorBtbMap();
       // printSimulatorMappingTable();
       // printSimulatorMappingTableHistory();
       // printSimulatorFreeListHistory();
      printSimulatorReservationStations();
      printSimulatorROB();
       // printSimulatorStallCounts();
// adjust simulator.cpp execute function for post execution console output
void Simulator::execute() {
   while (fInstructionQueue.size() > 0 || dInstructionQueue.size() > 0 || rob.size() > 0);
   cout << "\ndone\n\nPOST EXECUTE RESULTS:\n";</pre>
   // post execution
   printSimulatorMemories();
  // printSimulatorDecodeInstructionQueue();
  // printSimulatorBranchLabelsTable();
  // printSimulatorBtbMap();
  printSimulatorPhysicalRegs();
  printSimulatorMappingTable();
  // printSimulatorMappingTableHistory();
  // printSimulatorFreeListHistory();
  // printSimulatorReservationStations();
  // printSimulatorROB();
  printSimulatorStallCounts();
```

```
# Makefile
CC = g++
# input parameters - taken from project.pdf
INP_FILE_NAME="prog.dat"
NF=4 # number of instructions fetched per cycle by the fetch unit
NI=16 # instruction queue max capacity of instructions held in the decode unit
NW=4 # number of instructions issued per cycle to reservation stations
NB=4 # number of common data buses
NR=16 # number of entries available in the circular reorder buffer (ROB)
debug:
  ./main $(INP_FILE_NAME) $(NF) $(NI) $(NW) $(NB) $(NR) 1
  ./main $(INP_FILE_NAME) $(NF) $(NI) $(NW) $(NB) $(NR)
  $(CC) $(CFLAGS) main.cpp
  $(CC) $(CFLAGS) common.cpp
simulator.o: simulator.cpp
  $(CC) $(CFLAGS) simulator.cpp
   $(CC) $(CFLAGS) branchPredictor.cpp
   $(CC) $(CFLAGS) alu.cpp
fetch.o: fetch.cpp
  $(CC) $(CFLAGS) fetch.cpp
decode.o: decode.cpp
  $(CC) $(CFLAGS) execute.cpp
  rm *.o main
```

*Figure 11*: The program's Makefile specification. The user may pre-configure the program's input parameters using the command line arguments highlighted in the Makefile.

# 3. Comparative Analysis

# 3.1. Lower Issue and Commit Width (NW=2, NB=2)

|                       | Cycle Count | Fetch Stalls | Decode Stalls | Issue Stalls | Execute Stalls |
|-----------------------|-------------|--------------|---------------|--------------|----------------|
| Default<br>Parameters | 19          | 0            | 0             | 4            | 1              |
| 3.1                   | 20          | 0            | 0             | 3            | 1              |

Console Output: See Appendix 5.2.

# 3.2. Lower Fetch and Decode Width (NF=2)

|                       | Cycle Count | Fetch Stalls | Decode Stalls | Issue Stalls | Execute Stalls |
|-----------------------|-------------|--------------|---------------|--------------|----------------|
| Default<br>Parameters | 19          | 0            | 0             | 4            | 1              |
| 3.2                   | 20          | 0            | 0             | 3            | 1              |

Console Output: See Appendix 5.3.

# 3.3. Lower Instruction Queue Capacity (NI=4)

|                       | Cycle Count | Fetch Stalls | Decode Stalls | Issue Stalls | Execute Stalls |
|-----------------------|-------------|--------------|---------------|--------------|----------------|
| Default<br>Parameters | 19          | 0            | 0             | 4            | 1              |
| 3.3                   | 19          | 0            | 4             | 4            | 1              |

Console Output: See Appendix 5.4.

# 3.4. Varying Reorder Buffer Capacity (NR=4, NR=8, NR=32)

|                       | Cycle Count | Fetch Stalls | Decode Stalls | Issue Stalls | Execute Stalls |
|-----------------------|-------------|--------------|---------------|--------------|----------------|
| Default<br>Parameters | 19          | 0            | 0             | 4            | 1              |
| 3.4.1                 | X           | X            | X             | X            | X              |
| 3.4.2                 | 19          | 0            | 0             | 4            | 1              |
| 3.4.3                 | 19          | 0            | 0             | 4            | 1              |

Console Output: See Appendix 5.5.

As mentioned earlier in this report, as well as in the project assignment document [3], a dynamically scheduled processor is tolerable to changes in latency or issue capability. The results for this section seem to indicate this.

# 4. References

- [1] PowerPC 605 RISC Microprocessor Documentation, <a href="https://www.nxp.com/docs/en/data-sheet/MPC604.pdf">https://www.nxp.com/docs/en/data-sheet/MPC604.pdf</a>
- [2] CS2410 Computer Architecture: 8-SpeculativeOOO.pdf (slide 132), Xulong Tang
- [3] CS2410 Computer Architecture Spring 2023 Course Project.pdf, Xulong Tang
- [4] Computer Architecture, A Quantitative Approach (Chapter 3), John L. Hennessy
- [5] RISCV-Simulator, Alex Chi, <a href="https://github.com/skyzh/RISCV-Simulator">https://github.com/skyzh/RISCV-Simulator</a>
- [6] "Tomasulo Algorithm Take 3", @jreiss999 (YouTube), https://www.youtube.com/watch?v=zS9ngvUQPNM&t=0s
- [7] Project Source Code, Jacob Hoffman, <a href="https://github.com/Jacob-Hoff-man/cs2410">https://github.com/Jacob-Hoff-man/cs2410</a>

# 5. Appendix

# **5.1.** Default Console Output

```
./main "prog.dat" 4 16 4 4 16
cycleCount = 1
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 2
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 3
e dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 4
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 5
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 6
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 7
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 8
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 9
e dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 10
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
```

```
cycleCount = 11
e_dispatch called (nw=4 nr=16 nb=4)=
stall e because branch prediction was incorrect
i dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 12
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 13
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 14
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 15
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 16
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 17
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 18
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 19
e dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
done
POST EXECUTE RESULTS:
cycleCount = 19
MEMORIES CACHE (size=9)
 124 128
 1163
 108 27
 200 12
 24 10
 16 5
 8 14
 100 2
```

0 111

#### PHYSICAL REGS (size=32) name=p30 val=0 name=p29 val=0name=p28 val=0 name=p27 val=0 name=p31 val=0 name=p24 val=0 name=p23 val=0 name=p22 val=0 name=p20 val=0name=p16 val=0 name=p25 val=0 name=p15 val=0 name=p13 val=0 name=p18 val=0 name=p14 val=0 name=p12 val=0 name=p6 val=120name=p1 val=0 name=p17 val=0 name=p11 val=0 name=p9 val=16 name=\$0 val=0name=p5 val=10name=p8 val=128 name=p21 val=0 name=p4 val=12 name=p2 val=24 name=p10 val=116 name=p26

```
name=p7
  val=8
  name=p19
  val=0
  name=p3
  val=124
MAPPING TABLE (size=6)
 F4 p7
 F0 p8
 R0 p1
 F2 p4
 R1 p9
 R2 p10
FETCH STAGE STALLS= 0
DECODE STAGE STALLS= 0
ISSUE STAGE STALLS= 4
EXECUTE STAGE STALLS= 1
```

# 5.2. Lower Issue and Commit Width (NW=2, NB=2) Console Output

```
./main "prog.dat" 4 16 2 2 16
cycleCount = 1
e dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 2
e dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 3
e dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 4
e_dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 5
e_dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 6
e dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 7
e dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 8
e_dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 9
e_dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 10
e dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
```

```
cycleCount = 11
e_dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 12
e dispatch called (nw=2 nr=16 nb=2)=
stall e because branch prediction was incorrect
i dispatch called (nw=2 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 13
e dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 14
e_dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 15
e dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 16
e_dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 17
e_dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 18
e_dispatch called (nw=2 nr=16 nb=2)=
i dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 19
e dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 20
e_dispatch called (nw=2 nr=16 nb=2)=
i_dispatch called (nw=2 nr=16)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
done
```

```
POST EXECUTE RESULTS:
cycleCount = 20
MEMORIES CACHE (size=9)
 124 128
 1163
 108 27
 200 12
 24 10
 165
 8 14
 100 2
 0 111
PHYSICAL REGS (size=32)
  name=p30
  val=0
  name=p29
  val=0
  name=p28
  val=0
  name=p27
  val=0
  name=p31
  val=0
  name=p24
  val=0
  name=p23
  val=0
  name=p22
  val=0
  name=p20
  val=0
  name=p16
  val=0
  name=p25
  val=0
  name=p15
  val=0
  name=p13
  val=0
  name=p18
  val=0
  name=p14
  val=0
  name=p12
  val=0
  name=p6
  val=120
  name=p1
  val=0
  name=p17
  val=0
  name=p11
  val=0
  name=p9
  val=16
  name=$0
  val=0
  name=p5
```

```
name=p8
  val=128
  name=p21
  val=0
  name=p4
  val=12
  name=p2
  val=24
  name=p10
  val=116
  name=p26
  val=0
  name=p7
  val=8
  name=p19
  val=0
  name=p3
  val=124
MAPPING TABLE (size=6)
 F4 p7
 F0 p8
 R0 p1
 F2 p4
 R1 p9
 R2 p10
FETCH STAGE STALLS= 0
DECODE STAGE STALLS= 0
ISSUE STAGE STALLS= 3
EXECUTE STAGE STALLS= 1
```

### 5.3. Lower Fetch and Decode Width (NF=2) Console Output

```
./main "prog.dat" 2 16 4 4 16
cycleCount = 1
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 2
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 3
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 4
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 5
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 6
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 7
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d_dispatch called (nf=2 ni=16)=
f_dispatch called (nf=2)=
cycleCount = 8
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 9
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f_dispatch called (nf=2)=
cycleCount = 10
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
```

```
cycleCount = 11
e_dispatch called (nw=4 nr=16 nb=4)=
stall e because branch prediction was incorrect
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 12
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 13
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 14
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=2 ni=16)=
f_dispatch called (nf=2)=
cycleCount = 15
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f_dispatch called (nf=2)=
cycleCount = 16
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 17
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d dispatch called (nf=2 ni=16)=
f dispatch called (nf=2)=
cycleCount = 18
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f_dispatch called (nf=2)=
cycleCount = 19
e dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f_dispatch called (nf=2)=
cycleCount = 20
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=2 ni=16)=
f_dispatch called (nf=2)=
done
```

```
POST EXECUTE RESULTS:
cycleCount = 20
MEMORIES CACHE (size=9)
 124 128
 1163
 108 27
 200 12
 24 10
 165
 8 14
 100 2
 0 111
PHYSICAL REGS (size=32)
  name=p30
  val=0
  name=p29
  val=0
  name=p28
  val=0
  name=p27
  val=0
  name=p31
  val=0
  name=p24
  val=0
  name=p23
  val=0
  name=p22
  val=0
  name=p20
  val=0
  name=p16
  val=0
  name=p25
  val=0
  name=p15
  val=0
  name=p13
  val=0
  name=p18
  val=0
  name=p14
  val=0
  name=p12
  val=0
  name=p6
  val=120
  name=p1
  val=0
  name=p17
  val=0
  name=p11
  val=0
  name=p9
  val=16
  name=$0
  val=0
  name=p5
```

```
name=p8
  val=128
  name=p21
  val=0
  name=p4
  val=12
  name=p2
  val=24
  name=p10
  val=116
  name=p26
  val=0
  name=p7
  val=8
  name=p19
  val=0
  name=p3
  val=124
MAPPING TABLE (size=6)
 F4 p7
 F0 p8
 R0 p1
 F2 p4
 R1 p9
 R2 p10
FETCH STAGE STALLS= 0
DECODE STAGE STALLS= 0
ISSUE STAGE STALLS= 3
EXECUTE STAGE STALLS= 1
```

# 5.4. Lower Instruction Queue Capacity (NI=4) Console Output

```
./main "prog.dat" 4 4 4 4 16
cycleCount = 1
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 2
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 3
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 4
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=4)=
f_dispatch called (nf=4)=
cycleCount = 5
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 6
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 7
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
stall i because rs insert was unsuccessful (LOAD full)
d_dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 8
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=4)=
f_dispatch called (nf=4)=
cycleCount = 9
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 10
e dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
```

```
cycleCount = 11
e_dispatch called (nw=4 nr=16 nb=4)=
stall e because branch prediction was incorrect
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 12
e dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 13
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=4)=
f_dispatch called (nf=4)=
cycleCount = 14
e dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=4)=
f_dispatch called (nf=4)=
cycleCount = 15
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=4)=
f_dispatch called (nf=4)=
cycleCount = 16
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=4)=
f dispatch called (nf=4)=
cycleCount = 17
e_dispatch called (nw=4 nr=16 nb=4)=
i dispatch called (nw=4 nr=16)=
d dispatch called (nf=4 ni=4)=
f_dispatch called (nf=4)=
cycleCount = 18
e dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=4)=
f_dispatch called (nf=4)=
cycleCount = 19
e_dispatch called (nw=4 nr=16 nb=4)=
i_dispatch called (nw=4 nr=16)=
d_dispatch called (nf=4 ni=4)=
f_dispatch called (nf=4)=
done
```

```
POST EXECUTE RESULTS:
cycleCount = 19
MEMORIES CACHE (size=9)
 124 128
 1163
 108 27
 200 12
 24 10
 165
 8 14
 100 2
 0 111
PHYSICAL REGS (size=32)
  name=p30
  val=0
  name=p29
  val=0
  name=p28
  val=0
  name=p27
  val=0
  name=p31
  val=0
  name=p24
  val=0
  name=p23
  val=0
  name=p22
  val=0
  name=p20
  val=0
  name=p16
  val=0
  name=p25
  val=0
  name=p15
  val=0
  name=p13
  val=0
  name=p18
  val=0
  name=p14
  val=0
  name=p12
  val=0
  name=p6
  val=120
  name=p1
  val=0
  name=p17
  val=0
  name=p11
  val=0
  name=p9
  val=16
  name=$0
  val=0
  name=p5
```

```
name=p8
  val=128
  name=p21
  val=0
  name=p4
  val=12
  name=p2
  val=24
  name=p10
  val=116
  name=p26
  val=0
  name=p7
  val=8
  name=p19
  val=0
  name=p3
  val=124
MAPPING TABLE (size=6)
 F4 p7
 F0 p8
 R0 p1
 F2 p4
 R1 p9
 R2 p10
FETCH STAGE STALLS= 0
DECODE STAGE STALLS= 4
ISSUE STAGE STALLS= 4
EXECUTE STAGE STALLS= 1
```

# 5.5. Varying Reorder Buffer Capacity (NR=4, NR=8, NR=32) Console Output 5.5.1. NR=4

Setting NR=4 results in the program infinitely looping from a stall occurring in the issue stage caused by the reorder buffer size being equal to NR (reorder buffer with max size 4 is full):

```
./main "prog.dat" 4 16 4 4 4
cycleCount = 1
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 2
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 3
e dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 4
e_dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 5
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 6
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 7
e dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 8
e_dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 9
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
```

```
cycleCount = 10
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 11
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 12
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 13
e dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 14
e dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 15
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 16
e_dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 17
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 18
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 19
e_dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
```

```
cycleCount = 20
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 21
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 22
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 23
e dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 24
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 25
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 26
e_dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 27
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 28
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 29
e_dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
```

```
cycleCount = 30
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 31
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 32
e_dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 33
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 34
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 35
e dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 36
e_dispatch called (nw=4 nr=4 nb=4)=
i dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 37
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 38
e_dispatch called (nw=4 nr=4 nb=4)=
i_dispatch called (nw=4 nr=4)=
stall i because rob size == nr
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
```

#### 5.5.2. NR=8

```
./main "prog.dat" 4 16 4 4 8
cycleCount = 1
e dispatch called (nw=4 nr=8 nb=4)=
i dispatch called (nw=4 nr=8)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 2
e dispatch called (nw=4 nr=8 nb=4)=
i dispatch called (nw=4 nr=8)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 3
e dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 4
e_dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 5
e dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 6
e dispatch called (nw=4 nr=8 nb=4)=
i dispatch called (nw=4 nr=8)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 7
e dispatch called (nw=4 nr=8 nb=4)=
i dispatch called (nw=4 nr=8)=
stall i because rs insert was unsuccessful (LOAD full)
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 8
e_dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 9
e_dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 10
e dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
```

```
cycleCount = 11
e_dispatch called (nw=4 nr=8 nb=4)=
stall e because branch prediction was incorrect
i dispatch called (nw=4 nr=8)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 12
e dispatch called (nw=4 nr=8 nb=4)=
i dispatch called (nw=4 nr=8)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 13
e_dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 14
e_dispatch called (nw=4 nr=8 nb=4)=
i dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 15
e dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 16
e_dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 17
e_dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 18
e_dispatch called (nw=4 nr=8 nb=4)=
i dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 19
e dispatch called (nw=4 nr=8 nb=4)=
i_dispatch called (nw=4 nr=8)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
done
```

```
POST EXECUTE RESULTS:
cycleCount = 19
MEMORIES CACHE (size=9)
 124 128
 1163
 108 27
 200 12
 24 10
 165
 8 14
 100 2
 0 111
PHYSICAL REGS (size=32)
  name=p30
  val=0
  name=p29
  val=0
  name=p28
  val=0
  name=p27
  val=0
  name=p31
  val=0
  name=p24
  val=0
  name=p23
  val=0
  name=p22
  val=0
  name=p20
  val=0
  name=p16
  val=0
  name=p25
  val=0
  name=p15
  val=0
  name=p13
  val=0
  name=p18
  val=0
  name=p14
  val=0
  name=p12
  val=0
  name=p6
  val=120
  name=p1
  val=0
  name=p17
  val=0
  name=p11
  val=0
  name=p9
  val=16
  name=$0
  val=0
  name=p5
```

```
name=p8
  val=128
  name=p21
  val=0
  name=p4
  val=12
  name=p2
  val=24
  name=p10
  val=116
  name=p26
  val=0
  name=p7
  val=8
  name=p19
  val=0
  name=p3
  val=124
MAPPING TABLE (size=6)
 F4 p7
 F0 p8
 R0 p1
 F2 p4
 R1 p9
 R2 p10
FETCH STAGE STALLS= 0
DECODE STAGE STALLS= 0
ISSUE STAGE STALLS= 4
EXECUTE STAGE STALLS= 1
```

#### 5.5.3. NR=32

```
./main "prog.dat" 4 16 4 4 32
cycleCount = 1
e dispatch called (nw=4 nr=32 nb=4)=
i dispatch called (nw=4 nr=32)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 2
e dispatch called (nw=4 nr=32 nb=4)=
i dispatch called (nw=4 nr=32)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 3
e dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 4
e_dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 5
e dispatch called (nw=4 nr=32 nb=4)=
i dispatch called (nw=4 nr=32)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 6
e dispatch called (nw=4 nr=32 nb=4)=
i dispatch called (nw=4 nr=32)=
stall i because rs insert was unsuccessful (LOAD full)
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 7
e dispatch called (nw=4 nr=32 nb=4)=
i dispatch called (nw=4 nr=32)=
stall i because rs insert was unsuccessful (LOAD full)
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 8
e_dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 9
e_dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 10
e dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
```

f dispatch called (nf=4)=

```
cycleCount = 11
e_dispatch called (nw=4 nr=32 nb=4)=
stall e because branch prediction was incorrect
i dispatch called (nw=4 nr=32)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 12
e dispatch called (nw=4 nr=32 nb=4)=
i dispatch called (nw=4 nr=32)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 13
e_dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 14
e_dispatch called (nw=4 nr=32 nb=4)=
i dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 15
e dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 16
e_dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 17
e_dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d dispatch called (nf=4 ni=16)=
f dispatch called (nf=4)=
cycleCount = 18
e_dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
cycleCount = 19
e dispatch called (nw=4 nr=32 nb=4)=
i_dispatch called (nw=4 nr=32)=
d_dispatch called (nf=4 ni=16)=
f_dispatch called (nf=4)=
done
```

```
POST EXECUTE RESULTS:
cycleCount = 19
MEMORIES CACHE (size=9)
 124 128
 1163
 108 27
 200 12
 24 10
 165
 8 14
 100 2
 0 111
PHYSICAL REGS (size=32)
  name=p30
  val=0
  name=p29
  val=0
  name=p28
  val=0
  name=p27
  val=0
  name=p31
  val=0
  name=p24
  val=0
  name=p23
  val=0
  name=p22
  val=0
  name=p20
  val=0
  name=p16
  val=0
  name=p25
  val=0
  name=p15
  val=0
  name=p13
  val=0
  name=p18
  val=0
  name=p14
  val=0
  name=p12
  val=0
  name=p6
  val=120
  name=p1
  val=0
  name=p17
  val=0
  name=p11
  val=0
  name=p9
  val=16
  name=$0
  val=0
  name=p5
```

```
name=p8
  val=128
  name=p21
  val=0
  name=p4
  val=12
  name=p2
  val=24
  name=p10
  val=116
  name=p26
  val=0
  name=p7
  val=8
  name=p19
  val=0
  name=p3
  val=124
MAPPING TABLE (size=6)
 F4 p7
 F0 p8
 R0 p1
 F2 p4
 R1 p9
 R2 p10
FETCH STAGE STALLS= 0
DECODE STAGE STALLS= 0
ISSUE STAGE STALLS= 4
EXECUTE STAGE STALLS= 1
```